Anda belum login :: 02 Jun 2025 05:49 WIB
Detail
ArtikelDesign And Simulation Of A New Queuing Architecture For Large-Scale ATM Switches  
Oleh: Guizani, Mohsen ; Al-Fuqaha, Ala Isam
Jenis: Article from Journal - ilmiah internasional
Dalam koleksi: Simulation vol. 78 no. 7 (Jul. 2002), page 431-446.
Topik: Quality of service; asynchronous transfer mode; central buffering; output buffering; cell loss probability
Fulltext: 431.pdf (289.93KB)
Isi artikelThe authors study the different bufferingtechniques used in the literature to solve the contention problem in asynchronous transfer mode (ATM) switchingarchitectures . The objective of this study is to determine the buffer requirements needed to achieve a given quality of service (e.g., a given cell loss probability). On the basis of this study, the authors propose a combined central and output queuing (CCOQ) technique to be used in designing large-scale ATM switches. Also, a general design technique for an N × N large-scale ATM switch is proposed with a suitable CCOQ buffer size to reduce both the cell loss probability and the complexity of the memory modules. The switch has to be designed such that it can be implemented using the smallest number of VLSI chips possible. It should be also reliable for commercial use. The switch should support multicast and priority control functions.
Opini AndaKlik untuk menuliskan opini Anda tentang koleksi ini!

Kembali
design
 
Process time: 0.015625 second(s)